Thread Links | Date Links | ||||
---|---|---|---|---|---|
Thread Prev | Thread Next | Thread Index | Date Prev | Date Next | Date Index |
Shimon: When the MAC device and the PHY device are driven by a different clock source, How does Clock Tolerance Compensation between the two done? (That is, since the max difference between the two is 200ppm, then the MAC may always adjust the rate to the nominal rate - 200ppm? And if so: Is it acceptable ?) Sorry if this was asked before. Boaz