## Latency Concerns on Interleaved FEC for 100G-KR/CR

Ilya Lyubomirsky, Arash Farhoodfar, Karthik Gopalakrishnan, Jamal Riani, Yu Liao, and Sudeep Bhoja, Inphi Corp.

IEEE P802.3ck Task Force Meeting, Jan. 2019

## Summary

A new interleaved RS(544,514) FEC has been proposed in gustlin\_3ck\_01\_0119 for mitigating potential burst error issues in 100G-KR/CR systems based on multi-tap DFE Rx architectures

Some analysis has been provided in anslow\_3ck\_01\_0918 showing BER error flaring can occur in multi-tap DFE Rx architectures when DFE taps are sufficiently large (e.g. 5-tap DFE [0.7,0,0.2,0,0.2]), and anslow\_3ck\_01\_1118 showed that interleaved FEC can improve the performance for some cases considered

A major disadvantage of interleaved FEC is a significant increase of the FEC latency.
This may be an important issue for latency sensitive systems based on 100G-KR/CR

Alternative solutions exists: the burst error issue can be solved by limiting the DFE tap values (as shown in anslow\_3ck\_01\_0119), and/or implementing Rx architectures which are not prone to burst error problems

We show simulation results for 100G SerDes that successfully closes 100G-KR link with FFE and 1-tap DFE Rx

## Interleaved FEC Latency

Latency estimate in gustlin\_3ck\_01\_1118

| Current Clause 91 RS544 |             |  |
|-------------------------|-------------|--|
| Latency                 | Contributor |  |
| 51ns                    | Block time  |  |
| 50-100ns                | Processing* |  |
| 101-151ns               | Total       |  |

| Potential RS544 Interleaved |             |  |
|-----------------------------|-------------|--|
| Latency                     | Contributor |  |
| 102ns                       | Block time  |  |

Total

50-150ns

152-252ns



\*depends on parallelism/latency tradeoffs

Processing\*

## 100G-KR Channel Simulation Results PAM4 53 Gbaud





- 15mm PKG model is cascaded at both ends of the through and cross channels.
- Total channel insertion loss ~36dB @ Nyquist.
- TX swing = 800mV.

|            | FFE +<br>1-tap DFE | Longer FFE +<br>1-tap DFE |
|------------|--------------------|---------------------------|
| BER        | 5.5e-4             | 5.5e-6                    |
| DFE<br>Tap | 0.7                | 0.7                       |

Preferable not to burden 100G-KR/CR system designs by significantly increasing FEC latency with interleaved FEC

Alternative solutions exist by imposing constraints on DFE tap values and/or implementing Rx architectures which are not prone to burst error problems

More work is needed before making a decision on adopting interleaved FEC for 100G-KR/CR