# 802.3dj D1.1 Comment Resolution Logic Topics Gary Nicholl (Cisco), Logic Track Lead Editor Eugene Opsasnick (Broadcom), Logic Editor Matt Brown (Alphawave Semi), 802.3dj Chief Editor #### Introduction - This slide package was assembled by the 802.3dj editorial team to provide background and detailed resolutions to aid in comment resolution. - Specifically, these slides are for the logic track comments ## <Time Sync> (Comments: 268, 269, 270, 271, 272, 273, 274, 275, 276, 277, 278, 279, 281, 282, 283, 284, 285, 286, 287, 288, 289, 290, 291, 292, 293, 294) ### **Time Sync - Introduction** - The following slides capture proposed updates to many clauses throughout the draft to better reference the optional support for time synchronization protocols "Clause 90: Ethernet support for time synchronization protocols" - This presentation is in support of the following comments: 268, 269, 270, 271, 272, 273, 274, 275, 276, 277, 278, 279, 281, 282, 283, 284, 285, 286, 287, 288, 289, 290, 291, 292, 293, 294 ### **Time Sync - Overview of proposed changes** The changes fall into the several categories: Within the Rate introductory clauses: - 1. Add a new sub-clause that explains TimeSync support - 2. Add Clause 90 to the PHY type and clause correlation tables #### Within PCS/PMA/InnerFEC clauses: - 3. Add instructions on how to calculate the path data delay and mention the related status variables - 4. Add the status variables to the MDIO mapping table #### Within the PMD clauses: 5. Add Clause 90 to the Physical Layer clauses tables Change Table 116-3 to add a column for Clause 90 as follows (blue font indicates added text): Table 116-3—PHY type and clause correlation (200GBASE copper with 2 or 4 lanes) | | | | | | | | | C | laus | e <sup>a</sup> | | | | | | | | |--------------|------------------|-----|----------------------|-----|---------|------------------|----------------|---------------------------|---------------|----------------|---------------|------------------|------------------|------------------|------------------|-------------------|---------------| | | 23 | 78 | 06 | 117 | | 118 | 119 | 120 | 120B | 120D | 120F | 136 | 137 | 162 | 163 | 176 | 176D | | PHY type | Auto-Negotiation | 333 | Time Synchronization | RS | 200GMII | 200GMII Extender | 200GBASE-R PCS | 200GBASE-R <u>BM-</u> PMA | 200GAUI-8 C2C | 200GAUI-4 C2C | 200GAUI-2 C2C | 200GBASE-CR4 PMD | 200GBASE-KR4 PMD | 200GBASE-CR2 PMD | 200GBASE-KR2 PMD | 200GBASE-R SM-PMA | 200GAUI-1 C2C | | 200GBASE-KR2 | M | | O | M | O | О | M | M | О | О | О | | | | M | <u>C</u> | <u>O</u> | | 200GBASE-KR4 | M | О | O | M | O | О | M | M | О | О | | | M | | | <u>C</u> | <u>O</u> | | 200GBASE-CR2 | M | | О | M | О | О | M | M | О | О | О | | | M | | <u>C</u> | <u>O</u> | | 200GBASE-CR4 | M | О | O | M | O | О | M | M | О | О | | M | | | | <u>C</u> | <u>O</u> | <sup>&</sup>lt;sup>a</sup> O = Optional, M = Mandatory, C = Conditional (refer to PMD clause for details). Make similar changes to Table 116-3aa, Table 116-3a, Table 116-3b, Table 116-4a, Table 116-4a, Table 116-5a. Insert new subclause 116.2.9 after 116.2.8 as follows (blue font indicates added text): #### 116.2.9 Time Synchronization A 200 Gb/s or 400 Gb/s Physical Layer may optionally support time synchronization protocols that require knowledge of packet egress and ingress time. Ethernet support for time synchronization protocols is defined in Clause 90. If time synchronization is supported: - the 200Gb/s and 400Gb/s Reconciliation Sublayer (RS) provides a Time Synchronization Service Interface (TSSI) that connects to a TimeSync client (see 90.4). - the path data delay values of each PHY sublayer are reported as status variables and mapped to MDIO status registers (see 90.6). ŀ Note: In 802.3df D1.1, "116.2.9 Inter-sublayer link training (ILT)" should be "116.2.8 Inter-sublayer link training (ILT)", according to the associated editing instruction. Change Table 169-2 to add a column for Clause 90 as follows (blue font indicates added text): Table 169–2—PHY type and clause correlation (800GBASE copper) | | | | | | | | Cla | use <sup>a</sup> | | | | | | | |--------------|------------------|----------------------|----------|----------|------------------|----------------|---------------------------|------------------|------------------|------------------|-------------------|---------------|------------------|------------------| | | 73 | 06 | 170 | | 171 | 171 | 173 | 120F | 162 | 163 | 176 | 176D | 178 | 179 | | PHY type | Auto-Negotiation | Time Synchronization | RS | 800GMII | 800GMII Extender | 800GBASE-R PCS | 800GBASE-R <u>BM-</u> PMA | 800GAUI-8 C2C | 800GBASE-CR8 PMD | 800GBASE-KR8 PMD | 800GBASE-R SM-PMA | 800GAUI-4 C2C | 800GBASE-KR4 PMD | 800GBASE-CR4 PMD | | 800GBASE-KR4 | M | <u>O</u> | <u>M</u> | <u>O</u> | <u>O</u> | M | <u>C</u> | <u>O</u> | = | = | <u>M</u> | <u>O</u> | M | | | 800GBASE-KR8 | M | О | M | О | О | M | M | О | = | M | <u>C</u> | <u>O</u> | | | | 800GBASE-CR4 | M | <u>O</u> | <u>M</u> | <u>O</u> | <u>O</u> | M | <u>C</u> | <u>O</u> | = | = | <u>M</u> | <u>O</u> | | <u>M</u> | | 800GBASE-CR8 | M | O | M | О | O | M | M | О | M | = | <u>C</u> | <u>O</u> | = | | <sup>&</sup>lt;sup>a</sup> O = Optional, M = Mandatory, C = Conditional (refer to PMD clause for details). Make similar changes to Table 169-3 and Table 169-3a. Insert new subclause 169.2.10 after 169.2.9 as follows (blue font indicates added text): #### 169.2.10 Time Synchronization A 800 Gb/s Physical Layer may optionally support time synchronization protocols that require knowledge of packet egress and ingress time. Ethernet support for time synchronization protocols is defined in Clause 90. If time synchronization is supported: - the 800Gb/s Reconciliation Sublayer (RS) provides a Time Synchronization Service Interface (TSSI) that connects to a TimeSync client (see 90.4). - the path data delay values of each PHY sublayer are reported as status variables and mapped to MDIO status registers (see 90.6). Change Table 174-2 to add a column for Clause 90 as follows (blue font indicates added text): Table 174–2—PHY type and clause correlation (1.6TBASE-R optical) | | | | | | | ( | Clause | a | | | | | | |----------------|----------------------|-----|---------|------------------|----------------|-------------------|----------------------|----------------|----------------|---------------|---------------|------------------|--------------------| | | 06 | 170 | | 171 | 175 | 176 | 177 | 120F | 120G | 176D | 176E | 180 | 182 | | PHY type | Time Synchronization | RS | 1.6TMII | 1.6TMII Extender | 1.6TBASE-R PCS | 1.6TBASE-R SM-PMA | 1.6TBASE-R Inner FEC | 1.6TAUI-16 C2C | 1.6TAUI-16 C2M | 1.6TAUI-8 C2C | 1.6TAUI-8 C2M | 1.6TBASE-DR8 PMD | 1.6TBASE-DR8-2 PMD | | 1.6TBASE-DR8 | О | M | О | О | M | M | | О | О | О | O | M | _ | | 1.6TBASE-DR8-2 | O | M | О | О | M | M | M | О | О | О | О | | M | $<sup>^{</sup>a}$ O = Optional, M = Mandatory. Make similar changes to Table 174-3 Insert new subclause 174.2.12 after 174.2.11, and renumber all the subsequent subclauses, as follows (blue font indicates added text): #### 174.2.12 Time Synchronization A 1.6 Tb/s Physical Layer may optionally support time synchronization protocols that require knowledge of packet egress and ingress time. Ethernet support for time synchronization protocols is defined in Clause 90. #### If time synchronization is supported: - the 1.6 Tb/s Reconciliation Sublayer (RS) provides a Time Synchronization Service Interface (TSSI) that connects to a TimeSync client (see 90.4). - the path data delay values of each PHY sublayer are reported as status variables and mapped to MDIO status registers (see 90.6). #### 174.2.<del>12</del>13 FEC Degrade The FEC degrade feature provides the ability to detect and indicate a degrade condition at the RS-FEC decoder using FEC degrade detection, and to propagate the FEC degrade indication using FEC degrade signaling. The propagation of FEC degrade indications across PCS and XS is described in 116.6. FEC degrade detection and signaling specifications for the 1.6TXS and 1.6TBASE-R PCS are summarized in 171.6 and 175.3, respectively. Insert new subclause 175.6 after 175.5, and renumber all the subsequent subclauses, as follows (blue font indicates added text): #### 175.6 Path data delay for time synchronization When the 1.6TBASE-R PCS is part of a Physical Layer that supports Time Synchronization, transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) is at the start of the set of four interleaved FEC codewords. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - PCS\_delay\_ns\_TX\_max, PCS\_delay\_subns\_TX\_max - PCS\_delay\_ns\_TX\_min, PCS\_delay\_subns\_TX\_min - PCS\_delay\_ns\_RX\_max, PCS\_delay\_subns\_RX\_max - PCS delay ns RX min, PCS delay subns RX min Change Table 175-4 as follows (most unchanged rows not shown and blue font indicates added text): Table 175-4—PCS status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |----------------------------|-----------------------|--------------------------------|-----------------------------------| | | | | | | FEC_uncorrected_cw_counter | 175.2.5.3 | 3.804, 3.805 | 45.2.3.63 | | PCS_delay_ns_TX_max | 175.6 | 3.1801, 3.1802 | 45.2.3.68 | | PCS_delay_subns_TX_max | 175.6 | 3.1809 | 45.2.3.68 | | PCS_delay_ns_TX_min | 175.6 | 3.1803, 3.1804 | 45.2.3.68 | | PCS_delay_subns_TX_min | 175.6 | 3.1810 | 45.2.3.68 | | PCS_delay_ns_RX_max | 175.6 | 3.1805, 3.1806 | 45.2.3.69 | | PCS_delay_subns_RX_max | 175.6 | 3.1811 | 45.2.3.69 | | PCS_delay_ns_RX_min | 175.6 | 3.1807, 3.1808 | 45.2.3.69 | | PCS_delay_subns_RX_min | 175.6 | 3.1812 | 45.2.3.69 | Insert new subclause 176.10 after 176.9, and renumber all the subsequent subclauses, as follows (blue font indicates added text): #### 176.10 Path data delay for time synchronization When the SM-PMA is part of a Physical Layer that supports Time Synchronization (see Clause 90), transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) occurs on an odd PCS lane. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - PMA\_delay\_ns\_TX\_max, PMA\_delay\_subns\_TX\_max - PMA\_delay\_ns\_TX\_min, PMA\_delay\_subns\_TX\_min - PMA\_delay\_ns\_RX\_max, PMA\_delay\_subns\_RX\_max - PMA\_delay\_ns\_RX\_min, PMA\_delay\_subns\_RX\_min #### 176.1011 Management variables PMA control and status variables intended to be accessible via a management system are listed in Table 176–6 and Table 176–7. Change Table 176-7 as follows (most unchanged rows not shown and blue font indicates added text): Table 176-7—PMA status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |------------------------------|-----------------------|--------------------------------|-----------------------------------| | | • | • | • | | symbol_pair_lock_demux<7:0> | | TBD | | | pcs_lane_mapping_demux<0:31> | | TBD | | | PMA_delay_ns_TX_max | 176.10 | 1.1801, 1.1802 | 45.2.1.176 | | PMA_delay_subns_TX_max | 176.10 | 1.1809 | 45.2.1.176 | | PMA_delay_ns_TX_min | 176.10 | 1.1803, 1.1804 | 45.2.1.176 | | PMA_delay_subns_TX_min | 176.10 | 1.1810 | 45.2.1.176 | | PMA_delay_ns_RX_max | 176.10 | 1.1805, 1.1806 | 45.2.1.177 | | PMA_delay_subns_RX_max | 176.10 | 1.1811 | 45.2.1.177 | | PMA_delay_ns_RX_min | 176.10 | 1.1807, 1.1808 | 45.2.1.177 | | PMA_delay_subns_RX_min | 176.10 | 1.1812 | 45.2.1.177 | Insert new subclause 177.10 after 177.9, and renumber all the subsequent subclauses, as follows (blue font indicates added text): #### 177.10 Path data delay for time synchronization When the InnerFEC is part of a Physical Layer that supports Time Synchronization transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) occurs on the first symbol on FEC flow 0 after the 1024-bit pad insertion. This symbol corresponds to the largest delay for transmit and the shortest delay for receive. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - Inner\_FEC\_delay\_ns\_TX\_max, Inner\_FEC\_delay\_subns\_TX\_max - Inner\_FEC\_delay\_ns\_TX\_min, Inner\_FEC\_delay\_subns\_TX\_min - Inner\_FEC\_delay\_ns\_RX\_max, Inner\_FEC\_delay\_subns\_RX\_max - Inner\_FEC\_delay\_ns\_RX\_min, Inner\_FEC\_delay\_subns\_RX\_min #### 177.1011 Management variables PMA control and status variables intended to be accessible via a management system are listed in Table 176–6 and Table 176–7. Change Table 177-5 as follows (most unchanged rows not shown and blue font indicates added text): Table 177-5—Inner FEC status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |---------------------------------------------------|-----------------------|---------------------------------------------------------------|-----------------------------------| | | | | | | Inner_FEC_codeword_error_bin_i (Inner FEC lane 7) | 177.5.4.1.5 | 1.2140,<br>1.2141,<br>1.2142,<br>1.2143,<br>1.2144,<br>1.2145 | 45.2.1.213g | | Inner_FEC_delay_ns_TX_max | 177.10 | 1.1813, 1.1814 | 45.2.1.177a | | Inner_FEC_delay_subns_TX_max | 177.10 | 1.1817 | 45.2.1.177a | | Inner_FEC_delay_ns_TX_min | 177.10 | 1.1815, 1.1816 | 45.2.1.177a | | Inner_FEC_delay_subns_TX_min | 177.10 | 1.1818 | 45.2.1.177a | | Inner_FEC_delay_ns_RX_max | 177.10 | 1.1819, 1.1820 | 45.2.1.177b | | Inner_FEC_delay_subns_RX_max | 177.10 | 1.1823 | 45.2.1.177b | | Inner_FEC_delay_ns_RX_min | 177.10 | 1.1821, 1.1822 | 45.2.1.177b | | Inner_FEC_delay_subns_RX_min | 177.10 | 1.1824 | 45.2.1.177b | Insert new subclause 184.8 after 184.7, and renumber all the subsequent subclauses, as follows (blue font indicates added text): #### 184.8 Path data delay for time synchronization When the InnerFEC is part of a Physical Layer that supports Time Synchronization transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) occurs on <TBD>, corresponding to the largest delay for transmit and the shortest delay for receive. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - Inner\_FEC\_delay\_ns\_TX\_max, Inner\_FEC\_delay\_subns\_TX\_max - Inner\_FEC\_delay\_ns\_TX\_min, Inner\_FEC\_delay\_subns\_TX\_min - Inner\_FEC\_delay\_ns\_RX\_max, Inner\_FEC\_delay\_subns\_RX\_max - Inner\_FEC\_delay\_ns\_RX\_min, Inner\_FEC\_delay\_subns\_RX\_min #### 184.89 Management variables PMA control and status variables intended to be accessible via a management system are listed in Table 176–6 and Table 176–7. Change Table 184-7 as follows (most unchanged rows not shown and blue font indicates added text): Table 184-7—Inner FEC status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |------------------------------|-----------------------|-----------------------------------------|-----------------------------------| | | | | | | FEC_total_bits_counter | 184.5.7.3 | 1.2280,<br>1.2281,<br>1.2282,<br>1.2283 | 45.2.1.229 | | FEC_corrected_bits_counter | 184.5.7.4 | 1.2284,<br>1.2285,<br>1.2286,<br>1.2287 | 45.2.1.230 | | Inner_FEC_delay_ns_TX_max | 184.8 | 1.1813, 1.1814 | 45.2.1.177a | | Inner_FEC_delay_subns_TX_max | 184.8 | 1.1817 | 45.2.1.177a | | Inner_FEC_delay_ns_TX_min | 184.8 | 1.1815, 1.1816 | 45.2.1.177a | | Inner_FEC_delay_subns_TX_min | 184.8 | 1.1818 | 45.2.1.177a | | Inner_FEC_delay_ns_RX_max | 184.8 | 1.1819, 1.1820 | 45.2.1.177b | | Inner_FEC_delay_subns_RX_max | 184.8 | 1.1823 | 45.2.1.177b | | Inner_FEC_delay_ns_RX_min | 184.8 | 1.1821, 1.1822 | 45.2.1.177b | | Inner_FEC_delay_subns_RX_min | 184.8 | 1.1824 | 45.2.1.177b | Insert new subclause 186.6 after 186.5, and renumber all the subsequent subclauses, as follows (blue font indicates added text): 186.6 Path data delay for time synchronization #### 186.6.1 PCS path data delay for time synchronization When the PCS is part of a Physical Layer that supports Time Synchronization transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) occurs on: - the start of the first non-fixed-stuff 257-bit GMP word of the tributary 0 multiframe (word 1 is always fixed stuff, so this is word 2) - where the start of the PCS frame is also the start of an FEC frame (the start of the PCS frame and the start of the FEC frame are guaranteed to coincide every 128 FEC frames = 29 PCS frames) - taking into account the maximum (transmit) and minimum (receive) data delay through the stuff-words mechanism This corresponds to the absolute longest delay on transmit, and the absolute shortest delay on receive. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - PCS\_delay\_ns\_TX\_max, PCS\_delay\_subns\_TX\_max - PCS delay ns TX min, PCS delay subns TX min - PCS delay ns RX max, PCS delay subns RX max - PCS\_delay\_ns\_RX\_min, PCS\_delay\_subns\_RX\_min #### 186.6.2 PMA path data delay for time synchronization When the PCS is part of a Physical Layer that supports Time Synchronization transmit and receive path data delays (see 90.7) are reported as if the DDMP (data delay measurement point) occurs on <TBD>, corresponding to the maximum delay for transmit, and minimum delay for receive. Four separate data delay values are reported, each with nanosecond and (if supported) sub-nanosecond portions, in the following eight status variables: - PMA\_delay\_ns\_TX\_max, PMA\_delay\_subns\_TX\_max - PMA\_delay\_ns\_TX\_min, PMA\_delay\_subns\_TX\_min - PMA\_delay\_ns\_RX\_max, PMA\_delay\_subns\_RX\_max - PMA\_delay\_ns\_RX\_min, PMA\_delay\_subns\_RX\_min Change Table 186-9 as follows (unchanged rows not shown and blue font indicates added text): Table 186-9—PCS status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |------------------------|-----------------------|--------------------------------|-----------------------------------| | | | | | | PCS_delay_ns_TX_max | 186.6.1 | 3.1801, 3.1802 | 45.2.3.68 | | PCS_delay_subns_TX_max | 186.6.1 | 3.1809 | 45.2.3.68 | | PCS_delay_ns_TX_min | 186.6.1 | 3.1803, 3.1804 | 45.2.3.68 | | PCS_delay_subns_TX_min | 186.6.1 | 3.1810 | 45.2.3.68 | | PCS_delay_ns_RX_max | 186.6.1 | 3.1805, 3.1806 | 45.2.3.69 | | PCS_delay_subns_RX_max | 186.6.1 | 3.1811 | 45.2.3.69 | | PCS_delay_ns_RX_min | 186.6.1 | 3.1807, 3.1808 | 45.2.3.69 | | PCS_delay_subns_RX_min | 186.6.1 | 3.1812 | 45.2.3.69 | Insert Table 186-10 after Table 186-9 as follows (contents to be filled in later): Table 186-10-PMA control variables and MDIO mapping | Control variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |------------------|-----------------------|--------------------------------|-----------------------------------| | | • | • | | Insert Table 186-11 after Table 186-10 as follows (blue font indicates added text): Table 186-11-PMA status variables and MDIO mapping | Status variable | Variable<br>reference | MDIO<br>register/bit<br>number | MDIO<br>register/bit<br>reference | |------------------------|-----------------------|--------------------------------|-----------------------------------| | | | | | | PMA_delay_ns_TX_max | 186.6.2 | 1.1801, 1.1802 | 45.2.1.176 | | PMA_delay_subns_TX_max | 186.6.2 | 1.1809 | 45.2.1.176 | | PMA_delay_ns_TX_min | 186.6.2 | 1.1803, 1.1804 | 45.2.1.176 | | PMA_delay_subns_TX_min | 186.6.2 | 1.1810 | 45.2.1.176 | | PMA_delay_ns_RX_max | 186.6.2 | 1.1805, 1.1806 | 45.2.1.177 | | PMA_delay_subns_RX_max | 186.6.2 | 1.1811 | 45.2.1.177 | | PCS_delay_ns_RX_min | 186.6.2 | 1.1807, 1.1808 | 45.2.1.177 | | PCS_delay_subns_RX_min | 186.6.2 | 1.1812 | 45.2.1.177 | ### Time Sync - Clause 178, 179, 180, 181, 182, 183, 185, 187 Change Table 178-1 to add a row for Clause 90 as follows (most unused rows not shown, blue font indicates added text): Table 178-1—Physical Layer clauses associated with the 200GBASE-KR1 PMD | Associated clause | 200GBASE-KR1 | |--------------------------|--------------| | 90—Time Synchronization | Optional | | 117—200 Gb/s RS | Required | | 117—200GMII <sup>a</sup> | Optional | | | | #### Make similar changes to: - Table 178-2, Table 178-3, Table 178-4 - Table 179-1, Table 179-2, Table 179-3, Table 179-4 - Table 180-1, Table 180-2, Table 180-3, Table 180-4 - Table 181-1 - Table 182-1, Table 182-2, Table 182-3, Table 182-4 - Table 183-1 - Table 185-1 - Table 187-1 ## <major topic #2> # <topic> Comments <comment # list<