# 802.3dj D1.4 Comment Resolution Common Track

Matt Brown (Alphawave Semi), 802.3dj Chief Editor Adee Ran (Cisco), 802.3dj Electrical Track Lead Editor Mike Dudek (Marvell)

# Introduction

- This slide package was assembled by the 802.3dj editorial team to provide background and detailed resolutions to aid in comment resolution.
- Specifically, these slides are for the various common track comments.

# **Error ratio**

Comments 132, 133, 155

# Error ratio Comment #155

| C/ 180 | SC 180.2 | P 418 | L 37 | # 155 |  |
|--------|----------|-------|------|-------|--|
|        |          |       |      |       |  |

Mi, Guangcan Comment Type Huawei Technologies Co., Ltd Comment Status D

Block error ratio

In this revision, the block error ratio spec is said to define the PMD receiver or the PHY receiver spec. I am having second thought about this.

The error ratio of an optical PMD/PHY is not met or defined by a receiver only. It must have a transmitter or receiver input signal. It seems odd to say " a PMD receiver is expected to meet the block error ratio.....", without specifying the PMD/PHY transmitter condition.

The same applies to all other optical PMD clauses.

## SuggestedRemedy

This reference of receiver seems meant to relate to the testing setup and definition in CL174A. A possible easy way to make the text more clear is to add some text describing the input signal condition. For example, "under optical transmitter signal compliant to this specification".

Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

TR

Change the text in 180.2 to the following...

With a compliant input signal, a PMD receiver is expected to meet the block error ratio specifications in 174A.7, measured at the PMA adjacent to the PMD, with BERadded equal to  $6.4 \times 10-5$ .

With a compliant input signal, a PHY receiver is expected to meet the block error ratio specifications in 174A.8, measured at the PCS, with BERadded equal to 3.2 × 10–5. Make similar changes in clause 180 through 183, 185, 187, 176C, 176D.

## 180.2 Error ratio allocation

A complete PHY is expected to meet the frame loss ratio specifications in 174A.5.

A PMD receiver is expected to meet the block error ratio specifications in 174A.7, measured at the PMA adjacent to the PMD, with  $BER_{added}$  equal to  $6.4 \times 10^{-5}$ .

A PHY receiver is expected to meet the block error ratio specifications in 174A.8, measured at the PCS, with  $BER_{added}$  equal to  $3.2 \times 10^{-5}$ .

This comment expresses concern that the PHY and PMD receiver error ratio expectations in 180.2, etc., are not sufficiently defined. Need to define the expectation at the input.

The posted proposed responses addresses by also pointing out that this is with a compliant input signal.

This should also apply to clauses 178 and 179.

# Error ratio Comment 132

| C/ 178            | SC            | 178.2     | P 344                          | L1                 | # 132                 |
|-------------------|---------------|-----------|--------------------------------|--------------------|-----------------------|
| Dudek, Mi         | ike           |           | Marvell                        |                    |                       |
| Comment           | Туре          | т         | Comment Status D               |                    | error ratio           |
| It is ve<br>174A. | ery conv<br>7 | oluted to | find what the block error rati | o specification is | from the reference to |

#### SuggestedRemedy

Change "A PMD receiver is expected to meet the block error ratio specifications in 174A.7, measured at the PMA adjacent to the PMD, with BERadded equal to  $1.6 \times 10-5$ ." to A PMD receiver is expected to meet the block error ratio of 1.45e-11 as described in 174A.7, measured at the PMA adjacent to the PMD, with BERadded equal to  $1.6 \times 10-5$ ." Make the equivalent change in clauses 179 to 183 and annexes 176C and 176D. (Note the required block error ratio is the same value of 1.45e-11 for all these clauses and annexes)

## Proposed Response Response Status W

PROPOSED ACCEPT IN PRINCIPLE.

The comment and suggested remedy have merit, but the details should be presented. For CRG discussion.

# Summary: The comment notes that D1.4 it is difficult to find the block error ratio specification from the reference to **174A.7**.

The suggested remedy is to add the value 1.45e-11 to the text in 178.2 and corresponding subclauses in other PMDs.

(Note: the specific value 1.45e-11 is not stated in 174A.7 - instead, 174A.7.1.7 points to 174.5).

#### 178.2 Error ratio allocation

A complete PHY is expected to meet the frame loss ratio specifications in 174A.5.

A PMD receiver is expected to meet the block error ratio specifications in 174A.7, measured at the PMA adjacent to the PMD, with  $BER_{added}$  equal to  $1.6 \times 10^{-5}$ .

A PHY receiver is expected to meet the block error ratio specifications in 174A.8, measured at the PCS, with  $BER_{added}$  equal to  $8 \times 10^{-6}$ .

## 174A.7 Error ratio tests for 200 Gb/s per lane ISLs

#### • • •

# 174A.7.1.7 Block error ratio method for a single lane using PMA-based measurements

... (procedure using the value of BER<sub>added</sub>)

The expected block error ratio is met if the measured value on each lane is less than the codeword error ratio limit specified in 174A.4 for an xMII Extender or 174A.5 for a PHY-to-PHY link.

## 174A.5 Error ratio allocation for a PHY-to-PHY link

Error ratio allocation of a PHY-to-PHY link is defined in terms of the frame loss ratio between the service interfaces of the transmitting PCS and the receiving PCS.

The frame loss ratio for 64-octet MAC frames with minimum interpacket gap is expected to be less than  $6 \times 10^{-11}$ .

For PHYs using the 200GBASE-R, 400GBASE-R, 800GBASE-R, or 1.6TBASE-R PCS, the expected frame loss ratio is equivalent to an FEC codeword error ratio (see 174A.9), as measured at the PCS, of less than  $1.45 \times 10^{-11}$ . If the errors at the input of the RS-FEC are uncorrelated, this is equivalent to a pre-correction BER (*BER*<sub>total</sub>) of 2.92 × 10<sup>-4</sup>.

NOTE—The frame loss ratio is affected by multiple components within the PHYs and by the medium, and is not a normative requirement of a specific component.

# Error ratio Comment 133

| CI 178           | SC 178.2                          | P 34                     | 4        | L <b>4</b>          | # 133              |
|------------------|-----------------------------------|--------------------------|----------|---------------------|--------------------|
| Dudek, Mi        | ke                                | Marve                    | II       |                     |                    |
| Comment          | Туре Т                            | Comment Status           | D        |                     | error ratio        |
| It is c<br>174A. | onvoluted to fin<br>8             | d what the block error r | atio sp  | ecification is fron | n the reference to |
| Suggested        | dRemedy                           |                          |          |                     |                    |
| Chang            | ge the reference<br>es 179 to 183 | e from 174A.8 to 174.8A  | A.8.1.4. | Make the equ        | ivalent change in  |
| Proposed         | Response                          | Response Status          | W        |                     |                    |
| PROF<br>[Edito   | POSED ACCEP<br>r's note: CC: 17   | T.<br>'8 to 183]         |          |                     |                    |
|                  |                                   |                          |          |                     |                    |

Similar to #132 but for PHY receiver instead of PMD receiver. The referenced subclause 174A.8 is similar in length and detail to 174A.7.

The suggested remedy is to point to 174A.8.1.4, which includes an expected block error ratio value (identical to the FEC codeword error ratio stated in 174A.5).

#### 178.2 Error ratio allocation

A complete PHY is expected to meet the frame loss ratio specifications in 174A.5.

A PMD receiver is expected to meet the block error ratio specifications in 174A.7, measured at the PMA adjacent to the PMD, with  $BER_{added}$  equal to  $1.6 \times 10^{-5}$ .

A PHY receiver is expected to meet the block error ratio specifications in 174A.8, measured at the PCS, with  $BER_{added}$  equal to  $8 \times 10^{-6}$ .

## 174A.8.1.4 PCS block error ratio method for a complete PHY receiver

The following method is used to calculate the block error ratio for a complete PHY receiver using FEC bin counters provided in the PCS.

- a) Measure the error histogram  $H_{\rm m}(k)$  (see 174A.8.1.3) with no stress applied to the receive input on any lane and assign  $H_{\rm m}(k)$  to  $H_{\rm mu}(k)$ .
- b) For each lane *i*, measure the error histogram  $H_{\rm m}(k)$  (see 174A.8.1.3) with stress, as specified for the PMD or AUI component, applied only to the receive input on lane *i* and assign  $H_{\rm m}(k)$  to  $H_{\rm ms}^{(i)}(k)$ .
- c) Calculate the error histogram  $H_a(k)$  for the added BER using Equation (174A-5) with  $BER = BER_{added}$ .
- d) Initialize  $H_{e}(k)$ , the composite error histogram, to  $H_{a}(k)$ .
- e) Iteratively, for each lane *i*, assign the result of hconv $(H_e(k), H_{ms}^{(i)}(k))$  (see 174A.7.1.4) to  $H_e(k)$ , and optionally (for better accuracy) deconvolve  $H_{mu}(k)$  from  $H_e(k)$ .
- f) The measured block error ratio is equal to  $H_{e}(16)$ .

The measured block error ratio is expected be less than  $1.45 \times 10^{-11}$ 

# Error ratio Comments 132, 133, 155

**Editor's recommendation** 

# Change the text in 178.2 and 179.2 as follows:

## **178.2** Error ratio allocation

A complete PHY is expected to meet the frame loss ratio specifications in 174A.5.

With a compliant input signal, a PMD receiver is expected to meet the block error ratio of  $1.45 \times 10^{-11}$  (see 174A.5) specifications in 174A.7, measured at the PMA adjacent to the PMD using the method described in 174A.7, with *BER*<sub>added</sub> equal to  $1.6 \times 10^{-5}$ . With a compliant input signal, a PHY receiver is expected to meet the block error ratio of  $1.45 \times 10^{-11}$  (see 174A.5) specifications in 174A.8, measured at the PCS using the method described in 174A.8, with *BER*<sub>added</sub> equal to  $8 \times 10^{-6}$ .

Apply similar changes, as appropriate, in 180.2, 181.2, 182.2, 183.2, 185.2, 176C.2, 176D.2; keeping the existing values for BER<sub>added</sub> and block error ratio (which may be different).

To align it with 174A.7.1.7, change the last paragraph in 174A.8.1.4 as follows: The measured block error ratio is expected be less than  $1.45 \times 10^{-11}$  the codeword error ratio limit specified in 174A.5.

Implement with editorial license.